# ENGN2219/COMP6719 Computer Systems & Organization

Convener: Shoaib Akram

shoaib.akram@anu.edu.au



# Two Sync. Sequential Circuits

- Two widely used synchronous sequential circuits
  - Finite state machine (FSM)
  - Pipelines
- FSMs can be used to solve many real-world problems
  - Traffic light controller, elevator controller, ...
- Pipelining helps reduce the clock period of synchronous sequential circuits (via parallelism)
- These circuits gives us greater insight into how synchronous sequential circuits behave

# Finite State Machine (FSM)

- A k-bit register to store one of 2<sup>k</sup> (finite) states
- The next state logic computes the next state
  - Next state depends on the current state and inputs
  - FSM advances to the next state on each clock edge
  - Remark: We use S for current state and S' for the next state
- The output logic computes the output based on the current state (Moore machine) and current state and inputs (Mealy machine)



# Finite State Machine (FSM)

- In one cycle (say N), next state logic produces the next state (S') based on the current state (S) and the M inputs
- In the next cycle (N+1), the state register updates the current state (S) of the system to be equal to S'
- Warning: S' (or S prime) has two possible meanings. We use the prime notation for NOT or Invert earlier, and now we will use it for next state (convention). The context will make it clear what we mean



Slide added after the lecture

**Goal:** Take the initial specification in English and build the FSM circuit using logic gates

- Use the FSM circuit template shown below
- Derive next state logic and output logic



#### **Step # 1:** State transition diagram

Formalize the specification and remove ambiguity

#### **Step # 2:** Derive the next state logic

- Binary encoding for states
- State transition (truth) table
- Minimized Boolean equations for next state logic

#### Step # 3: Derive the output logic

- Binary encoding for outputs
- Output table & Boolean equations

#### Step # 4: Turn the Boolean equations into logic gate implementation

Next state logic & output logic

# **Traffic Light Controller**

- Let's build a traffic light controller for a busy intersection
- Traffic sensors are built into the road
- Each sensor indicates if a street is empty or there are vehicles nearby



 $T_A$  = (eastbound traffic on A) OR (westbound traffic on A) ALSAF  $T_B$  = (northbound traffic on B) OR (southbound traffic on B) BLOMS.

# **Traffic Light Controller Problem**

- Inputs T<sub>A</sub> and T<sub>B</sub>
  - Returns TRUE if there are cars on the road
  - Returns FALSE if the road is empty
- Outputs L<sub>A1:0</sub> and L<sub>B1:0</sub>
  - Each set of lights receive 2-bit digital inputs from the traffic light controller specifying whether it should be: RED, YELLOW, GREEN





| Output | Encoding |
|--------|----------|
| GREEN  | 00       |
| YELLOW | 01       |
| RED    | 10       |

# **Traffic Light Controller Problem**

- Clock with period of 5 seconds (frequency = 0.2 Hz)
  - On each rising edge, the lights may change based on traffic sensors
- A Reset input to put the controller in a known state

**Step # 1:** State transition diagram

Formalize the specification and remove ambiguity

## **State Transition Diagram**

- A state transition diagram graphically depicts
  - States with circles
  - Transitions (rising edge) with arcs
  - How does inputs affect the transitions?
  - How are outputs related to the current state?

# State Transition Diagram



### **Step # 1:** State transition diagram ✓

Formalize the specification and remove ambiguity

#### **Step # 2:** Derive the next state logic

- Binary encoding for states
- State transition (truth) table
- Minimized Boolean equations for next state logic



## **State Transition Table**

- To move a step closer from specification to circuit design, a table listing the next states for all possible combinations of current state and input signals is helpful
  - Use X for don't cares to help keep the size of the table manageable

## **State Transition Table**

| Current    |       |       | Next       |
|------------|-------|-------|------------|
| State      | Inp   | uts   | State      |
| S          | $T_A$ | $T_B$ | S'         |
| SO         | 0     | X     | <b>S1</b>  |
| SO         | 1     | X     | SO         |
| <b>S1</b>  | X     | X     | <b>S2</b>  |
| S2         | X     | 0     | <b>S</b> 3 |
| <b>S2</b>  | X     | 1     | <b>S2</b>  |
| <b>S</b> 3 | X     | X     | SO         |



# **Encoding States**

- There is a problem. Circuits do not understand S0, S1, ...
- We need to store 0's and 1's in our state register
- Therefore, we need an encoding scheme for our states

| State      | Encoding |
|------------|----------|
| SO         | 00       |
| <b>S1</b>  | 01       |
| <b>S2</b>  | 10       |
| <b>S</b> 3 | 11       |
|            | Constant |

S: current

Note: SO - S3 for states and  $S_0$  and  $S_1$  for bits in the state register

## **New State Transition Table**

- We can substitute our state encodings into the state transition table
- The new version of the state transition table completely specifies the next state as a combinational logic function of the current state and input variables

Sum of products.

# State Transition Table with Binary Encoding

| State      | Encoding |
|------------|----------|
| S0         | 00       |
| <b>S1</b>  | 01       |
| <b>S2</b>  | 10       |
| <b>S</b> 3 | 11       |

| <b>Current State</b> |       | Inputs |       | Next            | Next State             |  |
|----------------------|-------|--------|-------|-----------------|------------------------|--|
| $S_1$                | $S_0$ | $T_A$  | $T_B$ | S' <sub>1</sub> | <b>S'</b> <sub>0</sub> |  |
| 0                    | 0     | 0      | X     | 0               | 1                      |  |
| 0                    | 0     | 1      | X     | 0               | 0                      |  |
| 0                    | 1     | X      | X     | 1               | 0                      |  |
| 1                    | 0     | X      | 0     | 1               | 1                      |  |
| 1                    | 0     | X      | 1     | 1               | 0                      |  |
| 1                    | 1     | X      | X     | 0               | 0                      |  |

# Whiteboard: S<sub>1</sub>' Derivation

| Current State  |       | Inputs |       | Next State             |                        |
|----------------|-------|--------|-------|------------------------|------------------------|
| S <sub>1</sub> | $S_0$ | $T_A$  | $T_B$ | <b>S'</b> <sub>1</sub> | <b>S'</b> <sub>0</sub> |
| 0              | 0     | 0      | X     | 0                      | 1                      |
| 0              | 0     | 1      | X     | 0                      | 0                      |
| 0              | 1     | X      | X     | 1                      | 0                      |
| 1              | 0     | X      | 0     | 1                      | 1                      |
| 1              | 0     | X      | 1     | 1                      | 0                      |
| 1              | 1     | X      | X     | 0                      | 0                      |

# State Transition Table with Binary Encoding

|            | 21100011118                                                             |                                   |
|------------|-------------------------------------------------------------------------|-----------------------------------|
| S0         | 00                                                                      |                                   |
| <b>S1</b>  | 01                                                                      |                                   |
| <b>S2</b>  | 10                                                                      |                                   |
| <b>S</b> 3 | 11                                                                      |                                   |
| -          | $\frac{S_1 \oplus S_0}{\overline{S_1}\overline{S_0}\overline{T_A}} + S$ | $S_1\overline{S}_0\overline{T}_B$ |

Encoding

State

| Current State  |       | Inputs |       | Next                   | Next State             |  |
|----------------|-------|--------|-------|------------------------|------------------------|--|
| S <sub>1</sub> | $S_0$ | $T_A$  | $T_B$ | <b>S'</b> <sub>1</sub> | <b>S'</b> <sub>0</sub> |  |
| 0              | 0     | 0      | X     | 0                      | 1                      |  |
| 0              | 0     | 1      | X     | 0                      | 0                      |  |
| 0              | 1     | X      | X     | 1                      | 0                      |  |
| 1              | 0     | X      | 0     | 1                      | 1                      |  |
| 1              | 0     | X      | 1     | 1                      | 0                      |  |
| 1              | 1     | X      | Χ     | 0                      | 0                      |  |

### **Step # 1:** State transition diagram ✓

Formalize the specification and remove ambiguity

#### Step # 2: Derive the next state logic ✓

- Binary encoding for states
- State transition (truth) table
- Minimized Boolean equations for next state logic

#### **Step # 3:** Derive the output logic

- Binary encoding for outputs
- Output table & Boolean equations



# **Output Encoding & Table**

In our Moore FSM, the output only depends on the current state

| Output | Encoding   |      | <b>Current State</b> |                | Outputs         |                 |                 |                 |
|--------|------------|------|----------------------|----------------|-----------------|-----------------|-----------------|-----------------|
| GREEN  | 00         |      | S <sub>1</sub>       | S <sub>0</sub> | L <sub>A1</sub> | L <sub>A0</sub> | L <sub>B1</sub> | L <sub>BO</sub> |
| YELLOW | 01         |      | 0                    | 0              | 0               | 0               | 1               | 0               |
| RED    | 10 y: arra | r et | ate 0                | 1              | 0               | 1               | 1               | 0               |
|        | 1. Curre   |      | 1                    | 0              | 1               | 0               | 0               | 0               |
| Near   | g . (Nbry  | 15.  | 1                    | 1              | 1               | 0               | 0               | 1               |

# **Output Encoding & Table**

In our Moore FSM, the output only depends on the current state

| Output                                                                                     | Encoding |
|--------------------------------------------------------------------------------------------|----------|
| GREEN                                                                                      | 00       |
| YELLOW                                                                                     | 01       |
| RED                                                                                        | 10       |
| $L_{A1} = S_1$ $L_{A0} = \overline{S_1}S_1$ $L_{B1} = \overline{S_1}S_1$ $L_{B0} = S_1S_1$ | v        |

| _ | Current        | State          |                 |                 |                 |                 |
|---|----------------|----------------|-----------------|-----------------|-----------------|-----------------|
|   | S <sub>1</sub> | S <sub>0</sub> | L <sub>A1</sub> | L <sub>A0</sub> | L <sub>B1</sub> | L <sub>B0</sub> |
|   | 0              | 0              | 0               | 0               | 1               | 0               |
|   | 0              | 1              | 0               | 1               | 1               | 0               |
|   | 1              | 0              | 1               | 0               | 0               | 0               |
|   | 1              | 1              | 1               | 0               | 0               | 1               |
|   |                | •              |                 |                 |                 |                 |

**Step # 1:** State transition diagram ✓

Formalize the specification and remove ambiguity

**Step # 2:** Derive the next state logic ✓

- Binary encoding for states
- State transition (truth) table
- Minimized Boolean equations for next state logic

Step # 3: Derive the output logic ✓

- Binary encoding for outputs
- Output table & Boolean equations

Step # 4: Turn the Boolean equations into logic gate implementation

Next state logic & output logic

## **State Machine Circuit**





## **State Machine Circuit**



### Note

Moore FSM: The outputs depend on the current state alone (e.g., traffic light controller)

Mealy FSM: The outputs depend on the current state and the inputs (simple extension to Moore FSM)



## **Quiz** – 1

- tod Tuss
- Suppose the next state logic has a delay of 5.5 seconds.
  Will the traffic light controller work correctly?
- What is the big lesson here regarding the minimum clock period (max. frequency) in synchronous sequential circuits?



## Quiz – 2

- What happens if we use a D latches to store the next state instead of D flipflops?
  - Hint: The timing diagram can give insight

